Design
Dream Chip And Tensilica Partner For Imaging/Video Development On The New IVP DSP
Tensilica and Dream Chip Technologies announce that they are partnering to port and optimize DCT's video and image signal processing software to Tensilica's new IVP imaging digital signal processor. DCT has been a Tensilica Xtensions partner for a couple of years and will help support new joint customers with their extensive imaging, video and Xtensa DPU background.
As DTensilica's customizable dataplane processors are a natural fit for implementing video, imaging and gesture recognition algorithms, stated Peter Schaper, CEO of DCT. By optimizing the IVP instruction set for imaging and video, Tensilica has developed a very efficient, low-power IP core. Moreover, Tensilica provides best-in-class programming/development tools, all C-Code based, which makes for easier software porting and maintenance.
IVP is an imaging and video dataplane processor that is ideal for the complex image, video and gesture recognition signal processing functions in mobile handsets, tablets, digital televisions, automotive, video games and computer vision. The IVP DSP has a unique instruction set tuned for imaging and video pixel processing that gives it an instruction throughput of over 16x the number of 16-bit pixel operations compared to that of the typical host CPU with single-issue vector instructions.
In addition to its raw instruction throughput advantage to host CPUs, the imaging specific compound instructions supported by IVP give it a higher peak performance of 10 to 20x and much higher energy efficiency. IVP's rich instruction set has more than 300 imaging, video and vision-oriented vector operations, each of which applies to 32 or more 16-bit pixels per cycle.