Design
Avago validates its SerDes core in 65 nm CMOS process technology
Avago Technologies has announced it is among the first manufacturers to validate its SerDes core in 65 nm CMOS process technology. This milestone advances the state of SerDes ASIC core design from today's mainstream 90 nm to 65 nm process technology. With over 25 million embedded SerDes channels shipped, Avago extends its leadership position as a supplier of innovative embedded SerDes cores for OEMs building next generation networking, computing and storage hardware.
Avag"This technology advancement, representing our fifth generation SerDes core, will continue to provide networking and computing OEMs with competitive advantages," said James Stewart, vice president and general manager of Avago Technologies' Enterprise ASIC division. "Our customers can rely on us to deliver high-bandwidth systems with superior reliability, and reduced size, complexity and cost."
This core is the latest in Avago's broad embedded SerDes offering which include cores planned for use in Fibre Channel, XAUI/CEI, XFI, 802.3ap and PCI-Express applications.
Avago Technologies incorporates testing capabilities as early as the definition of system-level architecture and accounts for in-circuit manufacturing test, functional test, system turn-on and debug, and field diagnostics. The result is faster time to market of reliable high-bandwidth networking and storage systems.