Analysis

The University of Tokyo Picks Docea Power to Design NVM Architecture as Part of Japanese National Research Program

19th January 2011
ES Admin
0
Docea Power, the design-for-low-power company that delivers software for power and thermal analysis at the architectural level (ESL), announced today that its Aceplorer software has been selected by the University of Tokyo to model and optimize power consumption for new non-volatile memory (NVM) designs and architectures as part of a Japanese national research project.
The project assesses the effectiveness of a new NVM design architecture developed by the team of Ken Takeuchi, who is an Associate Professor Electrical Engineering, at the University of Tokyo’s Takeuchi Laboratory. The new memory called ReRAM for Resistance-change memory consumes significantly less power during data writing and shows less bit rate failure.

“Our new NVM architecture shows significant advances in terms of speed, power consumption and reliability,” said Professor Ken Takeuchi. “By using Docea’s Aceplorer to model power consumption at the electronic system level (ESL), we can investigate the optimum architecture design and share the power consumption performances with system architects.”

Ghislain Kaiser, CEO of Docea Power added, “At Docea, we are committed to proposing solutions to the IC design community where new challenges of both power consumption and thermal distribution can only be solved at the ESL level in order to allow fast enough what-if analysis and architecture optimization.”

Featured products

Upcoming Events

View all events
Newsletter
Latest global electronics news
© Copyright 2024 Electronic Specifier