Design
Andes Technology Adopts Cadence Digital Front-End Low-Power Flow
Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that Andes Technology, a Taiwanese provider of high-performance, low-power 32-bit processor IP and SoC platforms, has adopted the Cadence® digital front-end low-power design flow. The flow, based on the Common Power Format (CPF), deploys Cadence synthesis, simulation and formal verification technology. It enables Andes to provide its customers a scalable and configurable low-power management framework that blends hardware and software solutions for sophisticated power domain partitions and power scaling schemes.
“PThe Cadence approach to low-power design is based on a single, consistent notion of power intent that is pervasive through design, verification and analysis, and is production proven with hundreds of advanced low-power tapeouts. The Cadence CPF flow provides Andes an efficient path to initiate the development of its AndesCool low-power management framework. The flow provides an integrated power-intent specification throughout the entire ASIC design flow that has helped shorten Andes’ development cycle dramatically by removing replicated integration and verification efforts throughout the development stages. It also has saved Andes time by reducing design respins caused by the lack of power intent specifications in the old methodology.
The Cadence technology adopted by Andes includes Encounter RTL Compiler, Encounter® Conformal® Low Power and Incisive® Enterprise Simulator.
“Andes’ adoption of the Cadence low-power flow not only helped the company achieve its aggressive power goals for its SoC platform IP, but will enable Andes to help its customers enhance development effectiveness, too,” said Pete Hardee, product marketing director at Cadence. “Andes’ approach is a great example of living the EDA360 vision as companies turn to solutions that pan Silicon, SoC and System Realization to gain a competitive edge.”