Analysis
Cadence And TSMC Strengthen Collaboration On Design Infrastructure For 16nm FinFET Process Technology
Cadence Design Systems announce an ongoing multi-year agreement with TSMC to develop the design infrastructure for 16-nanometer FinFET technology, targeting advanced node designs for mobile, networking, servers and FPGA applications. The deep collaboration, beginning earlier in the design process than usual, will effectively address the design challenges specific to FinFETs – from design analysis through signoff – and will deliver the infrastructure necessary to enable ultra low-power, high-performance chips.
FinF“The FinFET device requires greater accuracy, from analysis through signoff, and that is why TSMC is teaming with Cadence on this project,” said Suk Lee, TSMC Senior Director, Design Infrastructure Marketing Division. “This collaboration will enable designers to use the new process technology with confidence earlier than ever before, allowing our mutual customers to meet their power, performance and time-to-market goals.”
“Producing the design infrastructure necessary for these types of complex, groundbreaking processes requires close collaboration between foundries and EDA technology innovators,” said Chi-Ping Hsu, senior vice president, Silicon Realization Group at Cadence. “In joining with TSMC, a leader in FinFET technology, Cadence brings unique technology innovations and expertise that will provide designers with the FinFET design capabilities they need to bring high-performance, power-efficient products to market.”